# Project 38: Signed Multiplier A Comprehensive Study of Advanced Digital Circuits

By: Gati Goyal ,Abhishek Sharma, Nikunj Agrawal, Ayush Jain

Documentation Specialist: Dhruv Patel & Nandini Maheshwari

Created By Teath Alpha

# Contents

| 1  | Introduction                                                | 3                          |
|----|-------------------------------------------------------------|----------------------------|
| 2  | Background                                                  | 3                          |
| 3  | Structure and Operation 3.1 Key Components                  | 3<br>3<br>4                |
| 4  | Implementation in System Verilog                            | 4                          |
| 5  | Test Bench                                                  | 4                          |
| 6  | Advantages and Disadvantages6.1 Advantages6.2 Disadvantages | 5<br>5<br>5                |
| 7  | Simulation Results                                          | 6                          |
| 8  | Schematic                                                   | 6                          |
| 9  | Synthesis Design                                            | 7                          |
|    | Conclusion                                                  | 8                          |
| 11 | 11.3 What are the main components of a Signed Multiplier?   | 8<br>8<br>8<br>8<br>8<br>9 |

#### 1 Introduction

The Signed Multiplier is a specialized multiplication method designed to efficiently handle signed numbers, particularly those represented in two's complement form. This multiplier utilizes techniques that optimize the multiplication process for both positive and negative operands. Rather than performing direct multiplication, the Signed Multiplier employs algorithms that minimize the number of addition and subtraction operations, thus enhancing computational efficiency.

In digital circuit design, the Signed Multiplier utilizes a combination of sequential and combinational logic to execute the encoding, addition/subtraction, and shifting operations effectively. By optimizing the handling of signed numbers, it provides a robust solution for arithmetic operations in applications such as digital signal processing, embedded systems, and cryptographic algorithms, where speed and efficiency in signed multiplications are critical. Overall, the Signed Multiplier stands out as a powerful tool in modern digital arithmetic, enhancing performance while maintaining accuracy.

## 2 Background

The Signed Multiplier is an efficient method for multiplying signed numbers, particularly those represented in two's complement format. Traditional multiplication methods can be time-consuming, especially when dealing with large bit-width numbers. Instead of performing direct multiplication, the Signed Multiplier utilizes algorithms that optimize the process by reducing the number of addition and subtraction operations required.

A prominent technique used in Signed Multipliers is Booth's algorithm, which efficiently handles the multiplication of signed numbers. By encoding the multiplier, Booth's algorithm minimizes the number of arithmetic operations through smart processing of bit patterns, particularly effective in scenarios where the multiplier contains long sequences of 1s or negative values. This allows for a more streamlined approach to multiplication.

The computational complexity of a standard signed multiplication method is  $O(n^2)$ ; however, with Booth's algorithm, this can often be reduced to  $O(n \log n)$  in specific cases, enhancing speed and efficiency significantly for larger inputs.

The Signed Multiplier is widely employed in various applications, including digital signal processing, embedded systems, and cryptography, where efficient handling of signed arithmetic is crucial. By optimizing the multiplication process and ensuring accurate results for both positive and negative operands, the Signed Multiplier is well-suited for high-performance computing environments, where rapid and efficient arithmetic operations are essential.

# 3 Structure and Operation

The \*\*Signed Multiplier\*\* is designed to optimize the multiplication of signed numbers, particularly those represented in two's complement format. Its structure and operation focus on minimizing the number of arithmetic operations required during multiplication, making it more efficient than traditional methods.

#### 3.1 Key Components

- Input Ports: The Signed Multiplier receives two inputs, A and B, which represent the signed numbers to be multiplied. Each input is typically n bits wide and can be either positive or negative in two's complement representation.
- **Booth Encoder**: This module analyzes the bits of the multiplier *B* and generates control signals to determine whether to add, subtract, or skip operations on the multiplicand *A*. This encoding helps in reducing the number of required operations.
- Adder/Subtractor Unit: This unit is responsible for performing the addition or subtraction of the multiplicand A based on the control signals generated by the Booth Encoder. It combines partial products efficiently.

- **Shift Register**: The intermediate results, or partial products, are stored in a shift register, which shifts the results right by one position after each operation to ensure correct alignment of bits.
- Control Unit: The control unit coordinates the operations of the Booth Encoder, adder/subtractor, and shift register, ensuring that the multiplication process follows the Booth algorithm correctly.
- Output Port: The final output, P, represents the product of the multiplication and is typically 2n bits wide, accommodating the potential for overflow in signed multiplication.

#### 3.2 Operational Steps

The operation of the Signed Multiplier proceeds as follows:

- 1. **Input Initialization**: The signed numbers A and B are loaded into their respective registers, ensuring they are in the correct two's complement form.
- 2. Booth Encoding: The Booth Encoder examines the bits of the multiplier B and generates control signals that determine whether to add, subtract, or skip operations for the multiplicand A.
- 3. **Partial Product Accumulation**: Depending on the output from the Booth Encoder, the adder/subtractor unit either adds or subtracts the multiplicand A to/from the current partial product.
- 4. **Shift Operation**: After each addition or subtraction, the partial product is shifted right by one position to align the bits correctly for the next operation.
- 5. **Repeat Process**: The encoding, addition/subtraction, and shifting steps are repeated until all bits of the multiplier have been processed.
- 6. Final Output Generation: Once all bits have been processed, the final product P is output as a signed binary number in two's complement format, typically 2n bits wide.

By utilizing Booth's algorithm, the Signed Multiplier significantly reduces the computational complexity of signed binary multiplication, making it highly efficient for applications in digital signal processing, embedded systems, and other domains requiring rapid signed arithmetic operations.

#### 4 Implementation in System Verilog

The following RTL code implements the Signed Multiplier in System Verilog:

Listing 1: Signed Multiplier

```
module signed_multiplier (
    input logic signed [3:0] A, // 4-bit signed input A
    input logic signed [3:0] B, // 4-bit signed input B
    output logic signed [7:0] P // 8-bit signed output product P
);

always_comb begin
    // Perform multiplication
    P = A * B;
end
endmodule
```

#### 5 Test Bench

The following test bench verifies the functionality of the Signed Multiplier:

Listing 2: Signed Multiplier testbench

```
module tb_signed_multiplier;
      logic signed [3:0] A, B;
3
      logic signed [7:0] P;
      signed_multiplier uut (
          .A(A),
          .B(B),
          .P(P)
      );
      initial begin
          // Test various combinations of signed A and B
          for (int i = -8; i < 8; i++) begin
14
               for (int j = -8; j < 8; j++) begin
                   A = i;
                   B = j;
17
                   #10; // Wait for propagation delay
18
                   display("A = %0d, B = %0d, P = %0d", A, B, P);
19
               end
          end
22
          // End simulation
          $finish;
      end
26 endmodule
```

## 6 Advantages and Disadvantages

#### 6.1 Advantages

- **High Computational Efficiency**: The Signed Multiplier, particularly when using Booth's algorithm, reduces the number of addition and subtraction operations required, leading to faster processing times for signed multiplication compared to traditional methods.
- Effective Handling of Signed Numbers: The design efficiently accommodates both positive and negative numbers in two's complement format, making it versatile for a range of applications requiring signed arithmetic.
- Reduced Hardware Complexity: By minimizing the number of required partial products and operations, the Signed Multiplier can simplify the overall hardware design compared to conventional array multipliers.
- Scalability: The Signed Multiplier can effectively handle larger bit-width inputs without a significant increase in complexity, making it suitable for high-performance applications that require large-number multiplications.

#### 6.2 Disadvantages

- Variable Operation Times: The efficiency of the Signed Multiplier can vary based on the bit patterns of the multiplier, leading to potential performance fluctuations. In cases of unfavorable bit patterns, it may perform slower than simpler multiplication methods.
- Complex Control Logic: The need for additional control logic to manage the encoding and selection of addition and subtraction operations increases the design complexity and can complicate implementation.

- Shifting Overhead: The shifting of partial products during each operation introduces additional overhead, which can affect overall performance, particularly for certain input patterns.
- Power Consumption Considerations: The complexity of the control logic and the need for multiple operations can lead to higher power consumption compared to simpler multipliers, posing a challenge in power-sensitive applications.

#### 7 Simulation Results



Figure 1: Simulation results of Signed Multiplier

#### 8 Schematic



Figure 2: Schematic of Signed Multiplier

# 9 Synthesis Design



Figure 3: Synthesis of Signed Multiplier

#### 10 Conclusion

The Signed Multiplier represents a crucial advancement in the field of binary multiplication, especially in applications requiring signed arithmetic. By utilizing techniques such as Booth's algorithm, this multiplier efficiently reduces the number of addition and subtraction operations necessary for signed multiplication. This approach significantly enhances performance, particularly when dealing with signed numbers in two's complement format, making the Signed Multiplier an effective solution in digital systems.

The advantages of the Signed Multiplier include its high computational efficiency, effective handling of both positive and negative numbers, and reduced hardware complexity compared to traditional multipliers. Its scalability allows it to handle larger bit-width inputs without substantial increases in complexity, making it suitable for high-performance applications. However, the Signed Multiplier also presents challenges, such as variable operation times depending on bit patterns, complex control logic, and potential power consumption issues.

In conclusion, the Signed Multiplier is a powerful and efficient tool for signed binary multiplication, providing improved performance where speed and efficiency are essential. Its applications span various domains, including digital signal processing, embedded systems, and cryptographic algorithms, making it a valuable component in modern digital designs. As the demand for high-speed arithmetic operations continues to grow, the Signed Multiplier remains a key architecture for optimizing signed multiplication in digital circuits.

## 11 Frequently Asked Questions (FAQs)

### 11.1 What is a Signed Multiplier?

A Signed Multiplier is a digital circuit designed to efficiently multiply signed binary numbers, typically using algorithms like Booth's algorithm to reduce the number of necessary addition and subtraction operations.

# 11.2 How does the Signed Multiplier improve multiplication efficiency?

The Signed Multiplier improves efficiency by encoding sequences of bits in the multiplier, allowing for fewer operations. This reduction in the number of addition and subtraction steps leads to faster computation, particularly for signed numbers.

# 11.3 What are the main components of a Signed Multiplier?

The main components of a Signed Multiplier include input ports for the multiplicands, a Booth Encoder for generating control signals, an adder/subtractor unit for computing partial products, a shift register for alignment, and output ports for the final product.

# 11.4 In what applications is the Signed Multiplier commonly used?

The Signed Multiplier is widely used in applications requiring signed binary multiplication, such as digital signal processing, cryptographic algorithms, embedded systems, and real-time computing environments.

#### 11.5 What are the trade-offs of using a Signed Multiplier?

While the Signed Multiplier provides high efficiency and effective handling of signed numbers, it introduces complexity in control logic, may exhibit variable operation times based on bit patterns, and can result in higher power consumption compared to simpler multiplication methods.

# 11.6 Can the Signed Multiplier handle large bit-widths?

Yes, the Signed Multiplier is scalable and can effectively handle large bit-width multiplications without significantly increasing its complexity, making it suitable for various high-performance digital systems.

Created By Teath Alpha